

# COM-1504 OOK / ASK Burst Modem, 60 Msymbols/s

# Key Features

- Support for On-Off Keying (OOK) and Amplitude Shift Keying (ASK) modulations
  - Programmable symbol rate up to 60 Msymbols/s
  - Multi-node network configuration: one master unit, several slave units.
  - Full duplex or half-duplex
  - Configurable as continuous mode, random access burst mode, or timedivision multiple access (TDMA)
  - Modulator and demodulator are independently configured.
- Low-overhead error correction: long BCH code (16008,16200,12) corrects 12 bit errors in a 16Kbit frame.
- Demodulator inputs: Digital (12-bit real or complex, up to 120Msamples/s). Sampling clock is controlled by this board.
- Modulator outputs: Digital 1-bit or 16-bit up to 240 Msamples/s
- Modem data I/Os:
  - o Two synchronous serial interfaces
  - USB 2.0.
  - LAN/TCP (with optional COM-5401/COM-5102)
- Extensive test & monitoring:
  - BER measurement when transmitting PRBS-11 test sequence or frame sync.
  - PRBS-11 test sequence generator
  - Loopback mode
- Input for an external, higher-stability 10 MHz frequency reference.
- ComScope –enabled: key internal signals can be captured in real-time and displayed on host computer.



COM-1504

For the latest data sheet, please refer to the **ComBlock** web site: <u>comblock.com/download/com1504.html</u>. These specifications are subject to change without notice.

For an up-to-date list of **ComBlock** modules, please refer to <u>comblock.com/product\_list.html</u>.

MSS • 18221-A Flower Hill Way • Gaithersburg, Maryland 20879 • U.S.A. Telephone: (240) 631-1111 Facsimile: (240) 631-1676 www.ComBlock.com © MSS 2012 Issued 3/21/2012

#### **Overall Block Diagrams**



Demodulator connectivity



Modulator connectivity



# Use example #3 70 MHz IF Burst Modulator



# Use example #4 Demodulator-only





# Block Diagram (OOK/ASK Digital Demodulator)

# Block Diagram (OOK/ASK Digital Modulator)



# Electrical Interface

| Inputs         | Definition                             |  |  |  |
|----------------|----------------------------------------|--|--|--|
| 12-bit real or | Interfaces directly with COM-3504 dual |  |  |  |
| complex        | Analog<->Digital conversion module.    |  |  |  |
|                | Sampling rate (up to 120 Msamples/s)   |  |  |  |
|                | controlled by this demodulator         |  |  |  |
| 10 or 12-bit   | Interfaces directly with COM-30XX      |  |  |  |
| baseband       | receivers. Sampling rate (up to        |  |  |  |
| complex        | 105Msamples/s) driven by the COM-      |  |  |  |
| -              | 30XX module                            |  |  |  |

| Outputs | Definition                                                                                                                                            |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-bit   | Left connector B36. LVTTL                                                                                                                             |
| digital |                                                                                                                                                       |
| 16-bit  | Interfaces directly with COM-3504 dual<br>Analog<->Digital conversion module.<br>Sampling rate (up to 240 Msamples/s<br>controlled by this modulator) |

| Other      | Definition                             |
|------------|----------------------------------------|
| Digital    |                                        |
| Modem      |                                        |
| Interfaces |                                        |
| USB 2.0    | Type B receptacle. This interface      |
|            | supports two virtual channels: one for |
|            | monitoring and control, the other to   |
|            | convey information data between the    |
|            | modem and a host computer.             |
| LAN / TCP- | Networking requires an additional      |
| IP         | 10/100/1000 Mbps Ethernet adapter      |
|            | (COM-5102 or COM-5401) plugged in      |
|            | the left (J6) connector. The COM-1504  |
|            | includes a TCP-IP server, awaiting a   |
|            | remote client connection at port 1024. |
| Power      | 4.75 – 5.5VDC. Terminal block. Power   |
| Interface  | consumption is approximately           |
|            | proportional to the symbol clock rate  |
|            | $(f_{symbol clk})$ . The maximum power |
|            | consumption is TBDmA.                  |

## **Nominal Operation**

Supply voltage +4.75 to +5.25 VDC

#### **Absolute Maximum Ratings**

| Supply voltage          | -16V min, +16V max   |
|-------------------------|----------------------|
| 98-pin connector inputs | -0.5V min, +3.6V max |

# Configuration

An entire ComBlock assembly comprising several ComBlock modules can be monitored and controlled centrally over a single connection with a host computer. Connection types include built-in types:

• USB

• Asynchronous serial (LVTTL)

or connections via adjacent ComBlocks:

- USB
- TCP-IP/LAN,
- Asynchronous serial (DB9/LVTTL)
- PC Card (CardBus, PCMCIA).

The module configuration is stored in non-volatile memory.

#### **Configuration (Basic)**

The easiest way to configure the COM-1504 is to use the **ComBlock Control Center** software supplied with the module on CD. In the **ComBlock Control Center** window detect the ComBlock module(s) by clicking the *Detect* button, next click to highlight the COM-1504 module to be configured, next click the *Settings* button to display the *Settings* window shown below.

| COM1504 OOK/ASK Burst Modem Basic Settings          | X                                                 |  |  |
|-----------------------------------------------------|---------------------------------------------------|--|--|
| Modulation                                          |                                                   |  |  |
| Symbol rate (S/s) 10999989.51 [<60MS/s]             | DAC Sampling Rate (Hz): 87999916.077              |  |  |
| Modulation: OOK                                     | Signal gain: 20000 [<65536]                       |  |  |
| Input: PRBS-11 test sequence                        | Output: COM-3504 16-bit, right connector (J9) 📼   |  |  |
| BCH error correction encoding                       |                                                   |  |  |
| Demodulation                                        |                                                   |  |  |
| Symbol rate (5/s): 10999989.51 [<60MS/s]            | ADC Sampling Rate (Hz): 87999916.077              |  |  |
| Modulation: OOK                                     |                                                   |  |  |
| Input: COM-3504 12-bit real, right connector (39) 🔹 | Output: Exclusively to internal BER measurement 👻 |  |  |
| AGC response time: 8 [0-14]                         | External gain control                             |  |  |
| BCH error correction decoding                       |                                                   |  |  |
| Aulti-Node Network Configuration                    |                                                   |  |  |
| Tx burst mode                                       | Rx burst mode                                     |  |  |
| Waster / Base station                               | Full duplex                                       |  |  |
| Superframe period (us): 2000                        | Tx packet size (symbols): 600 [0-4088]            |  |  |
| Preamble extension (symbols): 64 [0-2040]           | Rx packet size (symbols): 600 [0-4088]            |  |  |
| Tx window start time (us): 0                        | Rx window start time (us): 950                    |  |  |
| Tx window end time (us): 500                        | Rx window end time (us): 1600                     |  |  |
| Seneral                                             |                                                   |  |  |
| External frequency reference                        | IP-address: 172, 16, 1, 129                       |  |  |
|                                                     |                                                   |  |  |
| Apply Ok                                            | Advan Cancel                                      |  |  |

# **Configuration (Advanced)**

Alternatively, users can access the full set of configuration features by specifying 8-bit control registers as listed below. These control registers can be set manually through the ComBlock Control Center or by software using the ComBlock API (see www.comblock.com/download/M&C reference.pdf)

All control registers are read/write.

Definitions for the Control registers and Status registers are provided below.

#### **Control Registers**

The module configuration parameters are stored in volatile (SRT command) or non-volatile memory (SRG command). All control registers are read/write.

Undefined control registers or register bits are for backward software compatibility and/or future use. They are ignored in the current firmware version.

| Modulator                                  |                                                                                                                                                                                                                    |  |  |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Parameters                                 | Configuration                                                                                                                                                                                                      |  |  |
| Processing clock<br>f <sub>elk_tx</sub>    | Modulator processing clock.<br>Also serves as DAC sampling<br>clock after frequency doubling.<br>20-bit unsigned integer<br>expressed as $f_{clk_tx} * 2^{20}$ /                                                   |  |  |
|                                            | 120 MHz maximum                                                                                                                                                                                                    |  |  |
|                                            | 20 MHz recommended<br>minimum                                                                                                                                                                                      |  |  |
|                                            | REG0 = bits 7-0 (LSB)<br>REG1 = bits 15 - 8 (MSB)                                                                                                                                                                  |  |  |
|                                            | REG2(3:0) = bits 19 – 16 (MSB)                                                                                                                                                                                     |  |  |
| Internal/External frequency reference      | 0 = internal. Use the internal 60<br>MHz clock (from the USB PHY)<br>as frequency reference.                                                                                                                       |  |  |
|                                            | 1 = external. Use the 10 MHz<br>clock externally supplied<br>through J7 as frequency<br>reference.                                                                                                                 |  |  |
|                                            | REG2(7)                                                                                                                                                                                                            |  |  |
| Symbol rate<br>f <sub>symbol rate tx</sub> | The modulator symbol rate is in<br>the form $\mathbf{f}_{symbol rate tx} = \mathbf{f}_{clk\_tx} / 2^n$<br>where n ranges from 0 (1 sample<br>per symbol) to 15 (symbol rate =<br>$\mathbf{f}_{clk\_tx} / 32768$ ). |  |  |

| Modulation                                   | 40 = OOK                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| type                                         | 41 = 4-ASK                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                                              | REG5(5:0)                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| Continuous<br>vs burst                       | 0 = burst mode                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                                              | 1 = continuous mode                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| modulation                                   | While in continuous mode, the following configuration parameters are ignored: packet size, window start and stop times. REG5(6)                                                                                                                                                                                                      |  |  |  |  |
| Input<br>selection /                         | Select the origin of the modulator input data stream.                                                                                                                                                                                                                                                                                |  |  |  |  |
| format, test                                 | 0 = high-speed USB. 8-bit parallel                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| modes                                        | 1 = LAN/TCP-IP, port 1024 (through<br>Ethernet adapter). 8-bit parallel                                                                                                                                                                                                                                                              |  |  |  |  |
|                                              | 2 = from left J6 connector (Many comblocks), 1-bit serial                                                                                                                                                                                                                                                                            |  |  |  |  |
|                                              | 3 = internal generation of 2047-bit<br>periodic pseudo-random bit sequence<br>(with BCH encoding when enabled)                                                                                                                                                                                                                       |  |  |  |  |
|                                              | 4 = internal generation of modulo-256<br>counting test sequence. (with BCH<br>encoding only)                                                                                                                                                                                                                                         |  |  |  |  |
|                                              | 5 = internal generation of null test sequence.                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                                              | 8-bit parallel input bytes are transmitted MSb first.                                                                                                                                                                                                                                                                                |  |  |  |  |
|                                              | Test sequences override external input bit stream.                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                                              | REG6(3:0)                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| BCH encoder                                  | 0' = BCH encoder enabled                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| bypass                                       | '1' = BCH encoder bypassed                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                                              | REG6(4)                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Signal gain                                  | Signal level.<br>16-bit unsigned integer.<br>The maximum level should be adjusted<br>to prevent saturation. The settings may<br>vary slightly with the selected symbol<br>rate. Therefore, we recommend <u>checking</u><br><u>for saturation at the D/A converter</u> when<br>changing either the symbol rate or the<br>signal gain. |  |  |  |  |
|                                              | REG7 = bits 7-0 (LSB)<br>REG8= bits 15-8 (MSB)                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Transmit<br>packet size<br>N <sub>pltx</sub> | Transmit packet size expressed in<br>number of payload symbols N <sub>pltx</sub> . Must<br>be an integer of 8.                                                                                                                                                                                                                       |  |  |  |  |
|                                              | REGII(3:0): MSh                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| <u> </u>                                     | 7                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |

| Transmission                       | Start time of the window during which                                                                                                               |                            |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| window start<br>time               | the modulator is allowed to initiate a frame transmission.                                                                                          | Mu<br>Mod                  |
|                                    | In $\mu$ s after the start of superframe.                                                                                                           |                            |
|                                    | Always zero for master unit.                                                                                                                        |                            |
|                                    | REG12: LSB                                                                                                                                          |                            |
|                                    | REG13                                                                                                                                               | Halt                       |
|                                    | REG14: MSB                                                                                                                                          |                            |
| Transmission<br>window end<br>time | End time of the window during which<br>the modulator is allowed to initiate a<br>frame transmission. A frame<br>transmission in progress can extend | Sup                        |
|                                    | beyond the end of the transmission window.                                                                                                          | peri                       |
|                                    | In us after the start of superframe.                                                                                                                |                            |
|                                    | REG15: LSB                                                                                                                                          |                            |
|                                    | REG16                                                                                                                                               | Den                        |
|                                    | REG17: MSB                                                                                                                                          | Par                        |
| Preamble extension                 | Prepend a dummy preamble to the<br>packet to give the receiver AGC time to<br>converge before the sync field.                                       | Proc<br>f <sub>clk_1</sub> |
|                                    | Expressed as number of symbols/8.                                                                                                                   |                            |
|                                    | Valid range $0 - 255$ (representing 0 to 2040 symbol preamble).                                                                                     |                            |
|                                    | Adjust as a function of the receiver AGC response time.                                                                                             |                            |
|                                    | REG18                                                                                                                                               |                            |
| Output<br>selection                | The output selection is based on the firmware option (i.e. personality) loaded in the FPGA.                                                         |                            |
|                                    | The modulator output can be directed to one of several possible interfaces:                                                                         |                            |
|                                    | (-A) Digital 16-bit precision unsigned, right (J9) connector, compatible with COM-3504                                                              |                            |
|                                    | <b>(-B)</b> Digital 10-bit precision unsigned, right (J9) connector, compatible with COM-2001                                                       | Nor                        |
|                                    | (-C) Digital 14-bit precision unsigned, right (J9) connector, compatible with COM-4004                                                              | rate<br>f <sub>syml</sub>  |
|                                    | A digital 1-bit precision output is always present on left connector pin B36 (valid                                                                 |                            |
|                                    | only for OOK modulation).                                                                                                                           | Мос                        |
|                                    | Click on the swiss army knife button to select the proper firmware option.                                                                          |                            |

| Multi-Node Network Configuration        |                                                                                                                                                                                    |  |  |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Mode                                    | 0 = Slave / remote unit                                                                                                                                                            |  |  |
|                                         | 1 = Master / base station (one per<br>network)                                                                                                                                     |  |  |
|                                         | REG11(7)                                                                                                                                                                           |  |  |
| Half/Full Duplex                        | 0 = Half-duplex. Tx/Rx are mutually exclusive                                                                                                                                      |  |  |
|                                         | 1 = Full duplex. Tx/Rx can occur<br>simultaneously                                                                                                                                 |  |  |
|                                         | REG11(6)                                                                                                                                                                           |  |  |
| Superframe                              | Periodic superframe duration, in us.                                                                                                                                               |  |  |
| period                                  | REG20: LSB                                                                                                                                                                         |  |  |
|                                         | REG21                                                                                                                                                                              |  |  |
|                                         | REG22: MSB                                                                                                                                                                         |  |  |
| Demodulator                             |                                                                                                                                                                                    |  |  |
| Parameters                              | Configuration                                                                                                                                                                      |  |  |
| Processing clock<br>f <sub>clk_rx</sub> | Demodulator processing nominal frequency.                                                                                                                                          |  |  |
|                                         | The demodulator processing clock also serves as ADC sampling clock.                                                                                                                |  |  |
|                                         | The demodulator corrects the<br>processing clock (ADC sampling<br>clock) frequency around its nominal<br>value so as to track small changes in<br>the received signal symbol rate. |  |  |
|                                         | 20-bit unsigned integer expressed as $f_{elk_rx} * 2^{20} / 300$ MHz.                                                                                                              |  |  |
|                                         | 120 MHz maximum                                                                                                                                                                    |  |  |
|                                         | 20 MHz recommended minimum                                                                                                                                                         |  |  |
|                                         | REG25 = bits 7-0 (LSB)                                                                                                                                                             |  |  |
|                                         | REG26 = bits 15 - 8 (MSB)                                                                                                                                                          |  |  |
| No                                      | REG2/(3:0) = bits 19 - 16 (MSB)                                                                                                                                                    |  |  |
| rate                                    | rate is in the form $f_{\text{max}} =$                                                                                                                                             |  |  |
| <b>f</b> <sub>symbol rate rx</sub>      | $f_{clk rx} / 2^n$                                                                                                                                                                 |  |  |
|                                         | where n ranges from 0 (1 sample per symbol) to 15 (symbol rate = $\mathbf{f}_{clk\_rx}$ / 32768).                                                                                  |  |  |
|                                         | n is defined in REG28(3:0)                                                                                                                                                         |  |  |
| Modulation type                         | 40 = OOK                                                                                                                                                                           |  |  |
|                                         | 41 = 4 - ASK                                                                                                                                                                       |  |  |
|                                         | REG30(5:0)                                                                                                                                                                         |  |  |
| Continuous vs                           | 0 = burst mode                                                                                                                                                                     |  |  |
| burst mode                              | 1 = continuous mode                                                                                                                                                                |  |  |

|                                             | While in continuous mode, the<br>following configuration parameters<br>are ignored: packet size, window<br>start and stop times.<br>REG30(6)                                   |  |  |  |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BCH decoder                                 | 0' = BCH decoder enabled                                                                                                                                                       |  |  |  |
| bypass                                      | 1' = BCH decoder bypassed                                                                                                                                                      |  |  |  |
|                                             | REG32(4)                                                                                                                                                                       |  |  |  |
| Receive packet<br>size<br>N <sub>plrx</sub> | Receive burst size expressed in<br>number of payload symbols N <sub>plrx</sub> .<br>Must be an integer of 8.                                                                   |  |  |  |
|                                             | REG31: LSB                                                                                                                                                                     |  |  |  |
|                                             | REG32(3:0): MSb                                                                                                                                                                |  |  |  |
| Reception<br>window<br>start time           | Start time of the window during<br>which the demodulator is allowed to<br>start receiving a frame.                                                                             |  |  |  |
|                                             | In us after the first frame preamble in a received superframe.                                                                                                                 |  |  |  |
|                                             | KEG33: LSB                                                                                                                                                                     |  |  |  |
|                                             | KEU34                                                                                                                                                                          |  |  |  |
|                                             | REG35: MSB                                                                                                                                                                     |  |  |  |
| Reception<br>window end<br>time             | End time of the window during<br>which the demodulator is allowed to<br>start receiving a frame. A frame<br>reception in progress can extend<br>beyond the end of this window. |  |  |  |
|                                             | In us after the first frame preamble in a received superframe.                                                                                                                 |  |  |  |
|                                             | REG36: LSB                                                                                                                                                                     |  |  |  |
|                                             | REG37                                                                                                                                                                          |  |  |  |
| <b>.</b>                                    | REG38: MSB                                                                                                                                                                     |  |  |  |
| Input selection                             | 0 = digital real 12-bit unsigned<br>samples, right connector, COM-<br>3504.                                                                                                    |  |  |  |
|                                             | 1 = digital complex 2*12-bit<br>unsigned samples, right connector,<br>COM-3504.                                                                                                |  |  |  |
|                                             | 2 = digital complex 2*10 or 2*12-bit<br>unsigned samples, left connector.<br>Compatible with most COM-30xx<br>modules.                                                         |  |  |  |
|                                             | 7 = internal loopback mode, from<br>modulator. (not functional if the<br>symbol rate is selected with one<br>symbol per processing clock).                                     |  |  |  |
|                                             |                                                                                                                                                                                |  |  |  |
| <b>T</b> , <b>T</b> 1                       | KEG39(2:0)                                                                                                                                                                     |  |  |  |
| Input signal inversion                      | 0 = non-inverted                                                                                                                                                               |  |  |  |
|                                             | I = inverted                                                                                                                                                                   |  |  |  |
|                                             | REG11(5)                                                                                                                                                                       |  |  |  |
| AGC1 response<br>time                       | Users can to optimize AGC1 response time while avoiding                                                                                                                        |  |  |  |

|                                   | <ul> <li>instabilities (depends on external factors such as gain signal filtering at the RF front-end and symbol rate).</li> <li>The response time is approximately:</li> <li>0 = 8 symbols,</li> <li>1 = 16 symbols,</li> <li>2 = 32 symbols,</li> <li>3 = 64 symbols, etc</li> <li>7 = every thousand symbols.</li> <li>Note: a x4 faster AGC is used during the burst preamble.</li> <li>Valid range 0 to 14.</li> <li>PEG30(7:3)</li> </ul> |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal/external<br>gain control | The gain actuation can be internal (0)<br>or external (1)<br>REG11(4)                                                                                                                                                                                                                                                                                                                                                                           |
| Output selection                  | <ul> <li>0 = USB</li> <li>1 = TCP-IP (through COM-<br/>5102/5401 Ethernet interface)</li> <li>2 = 1-bit serial raw demodulator<br/>output left (J6) connector.</li> <li>3 = 1-bit serial raw demodulator<br/>output right (J9) connector.</li> <li>4 = exclusively to internal BER<br/>measurement<br/>REG40(2:0)</li> </ul>                                                                                                                    |
| IP address                        | 4-byte IP address.<br>Example : 0x AC 10 01 80<br>designates address 172.16.1.128<br>The new address becomes effective<br>immediately (no need to reset the<br>ComBlock).<br>REG41: MSB<br>REG42<br>REG43<br>REG43<br>REG44: LSB                                                                                                                                                                                                                |
| Reserved                          | REG45 through 50 are reserved for<br>the LAN MAC address. These<br>registers are set at the time of<br>manufacturing.                                                                                                                                                                                                                                                                                                                           |

(Re-)Writing to control register REG44 is recommended after a configuration change to enact the change (Note: this is done automatically when using the graphical user interface).

Baseline configurations can be found at <u>www.comblock.com/tsbasic\_settings.htm</u> and imported into the ComBlock assembly using the ComBlock Control Center File | Import menu.

## **Status Registers**

| Digital | status | registers | are | read-onl | v     |
|---------|--------|-----------|-----|----------|-------|
| Digital | Status | registers |     | read on  | · J · |

| BER Measurement              |                                           |  |  |  |
|------------------------------|-------------------------------------------|--|--|--|
| Parameters                   | Monitoring                                |  |  |  |
| Hardware                     | At power-up, the hardware platform        |  |  |  |
| self-check                   | performs a quick self check. The result   |  |  |  |
|                              | is stored in status registers SREG0-7     |  |  |  |
|                              | Properly operating hardware will result   |  |  |  |
|                              | in the following sequence being           |  |  |  |
|                              | displayed.                                |  |  |  |
|                              | SREG0/1/2/3/4/5/6/7 = 2C E1 95 xx 0F      |  |  |  |
|                              | 01 00 24                                  |  |  |  |
| Dummy status                 | Read this dummy status register to latch  |  |  |  |
| D anning Status              | in (freeze) multi-byte status words such  |  |  |  |
|                              | as hit error count etc                    |  |  |  |
|                              | SREG8                                     |  |  |  |
| Slave                        | '1' when the demodulator is configured    |  |  |  |
| demodulator                  | as slave and it detects reliable periodia |  |  |  |
| locked                       | Start Of Superframe sume words from       |  |  |  |
|                              | the remete master                         |  |  |  |
|                              | SPEC2(0)                                  |  |  |  |
| Dit Errora                   | Diterrary can be counted when a DDDC      |  |  |  |
| BIL EFFORS                   | Bit errors can be counted when a PRBS-    |  |  |  |
|                              | 11 test sequence is transmitted.          |  |  |  |
|                              | N 1 (1') : 000 000 1')                    |  |  |  |
|                              | Number of bit errors in a 800,000 bit     |  |  |  |
|                              | window.                                   |  |  |  |
|                              | 32 bit unsigned.                          |  |  |  |
|                              | SREG9: error_count[7:0]                   |  |  |  |
|                              | SREG10: error_count[15:8]                 |  |  |  |
|                              | SREG11: error_count[23:16]                |  |  |  |
|                              | SREG12: error_count[31:24]                |  |  |  |
|                              | The bit errors counter is updated once    |  |  |  |
|                              | every periodic measurement window.        |  |  |  |
|                              | Reading the value will not reset the      |  |  |  |
|                              | counter.                                  |  |  |  |
|                              |                                           |  |  |  |
|                              | One must read status register SREG8       |  |  |  |
|                              | prior to reading this bit error count.    |  |  |  |
| BER                          | 0 = not synchronized, 2047-bit pattern is |  |  |  |
| Synchronization              | not detected.                             |  |  |  |
| status                       | 1 = synchronized                          |  |  |  |
|                              | SREG13 bit 0                              |  |  |  |
| TCP-IP Connection Monitoring |                                           |  |  |  |
| Parameters                   | Monitoring                                |  |  |  |
| TCP-IP                       | 1 = connected  0  otherwise               |  |  |  |
| connected                    | SREG33(0): port 1024 data stream          |  |  |  |
| connecteu                    | SREG33(1): port 1028 monitoring &         |  |  |  |
|                              | control                                   |  |  |  |
| Ethernet PHV                 | Self check 22 when connected to           |  |  |  |
| ID (I SB)                    | $COM_5102$ or $COM_5402$ LAN              |  |  |  |
|                              | interface                                 |  |  |  |
|                              | SPEG34                                    |  |  |  |
| MAC address                  | Unique 10 hit hardware address (002.2)    |  |  |  |
| WIAC address                 | Unique 46-bit hardware address (802.3).   |  |  |  |
|                              | In the IOFM                               |  |  |  |
|                              | 5KEG35:SKEG36:SKEG37::SKEG40              |  |  |  |

# ComScope Monitoring

Key internal signals can be captured in real-time and displayed on a host computer using the ComScope feature of the ComBlock Control Center. The COM-1504 signal traces and trigger are defined as follows:

| Trace 1                                                                                                                                                                                                  | Format                                                    | Nominal                                   | Capture       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|---------------|
| signals                                                                                                                                                                                                  |                                                           | sampling                                  | length        |
| (demod)                                                                                                                                                                                                  |                                                           | rate                                      | (samples)     |
| 1: Input signal                                                                                                                                                                                          | 8-bit                                                     | <b>f</b> <sub>clk rx</sub>                | 512           |
|                                                                                                                                                                                                          | signed                                                    | -                                         |               |
| 2: Input signal                                                                                                                                                                                          | 8-bit                                                     | 1 samples                                 | 512           |
| magnitude after                                                                                                                                                                                          | signed                                                    | /symbol                                   |               |
| filtering at                                                                                                                                                                                             |                                                           |                                           |               |
| optimum                                                                                                                                                                                                  |                                                           |                                           |               |
| samping                                                                                                                                                                                                  |                                                           |                                           |               |
| of the eve                                                                                                                                                                                               |                                                           |                                           |               |
| diagram)                                                                                                                                                                                                 |                                                           |                                           |               |
| 3: cumulative                                                                                                                                                                                            | 8-bit                                                     | symbol rate                               | 512           |
| symbol timing                                                                                                                                                                                            | signed                                                    | ~j                                        | •             |
| correction                                                                                                                                                                                               | 5181164                                                   |                                           |               |
| Trace 2                                                                                                                                                                                                  | Format                                                    | Nominal                                   | Capture       |
| signals                                                                                                                                                                                                  |                                                           | sampling                                  | length        |
| (demod)                                                                                                                                                                                                  |                                                           | rate                                      | (samples)     |
| 1 T / ' 1                                                                                                                                                                                                |                                                           |                                           |               |
| 1: Input signal                                                                                                                                                                                          | 8-bit                                                     | <b>f</b> <sub>clk</sub> <sub>rx</sub>     | 512           |
| 1: Input signal magnitude                                                                                                                                                                                | 8-bit<br>unsigned                                         | f <sub>clk_rx</sub>                       | 512           |
| 1: Input signal<br>magnitude<br>2: front-end                                                                                                                                                             | 8-bit<br>unsigned<br>8-bit                                | f <sub>clk_rx</sub><br>AGC update         | 512<br>512    |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC                                                                                                                                                      | 8-bit<br>unsigned<br>8-bit<br>unsigned                    | f <sub>clk_rx</sub><br>AGC update<br>rate | 512<br>512    |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger                                                                                                                                           | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format          | f <sub>elk_rx</sub><br>AGC update<br>rate | 512       512 |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger<br>Signal                                                                                                                                 | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format          | f <sub>elk_rx</sub><br>AGC update<br>rate | 512<br>512    |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger<br>Signal<br>1: demodulated                                                                                                               | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format<br>1-bit | f <sub>elk_rx</sub><br>AGC update<br>rate | 512<br>512    |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger<br>Signal<br>1: demodulated<br>start of                                                                                                   | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format<br>1-bit | f <sub>elk_rx</sub><br>AGC update<br>rate | 512<br>512    |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger<br>Signal<br>1: demodulated<br>start of<br>superframe =                                                                                   | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format<br>1-bit | f <sub>elk_rx</sub><br>AGC update<br>rate | 512           |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger<br>Signal<br>1: demodulated<br>start of<br>superframe =<br>first data                                                                     | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format<br>1-bit | f <sub>elk_rx</sub><br>AGC update<br>rate | 512           |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger<br>Signal<br>1: demodulated<br>start of<br>superframe =<br>first data<br>symbol in the                                                    | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format<br>1-bit | f <sub>elk_rx</sub><br>AGC update<br>rate | 512           |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger<br>Signal<br>1: demodulated<br>start of<br>superframe =<br>first data<br>symbol in the<br>data segment.                                   | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format<br>1-bit | f <sub>elk_rx</sub><br>AGC update<br>rate | 512           |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger<br>Signal<br>1: demodulated<br>start of<br>superframe =<br>first data<br>symbol in the<br>data segment.<br>(slave only)                   | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format<br>1-bit | f <sub>elk_rx</sub><br>AGC update<br>rate | 512           |
| 1: Input signal<br>magnitude<br>2: front-end<br>AGC<br>Trigger<br>Signal<br>1: demodulated<br>start of<br>superframe =<br>first data<br>symbol in the<br>data segment.<br>(slave only)<br>2. demodulated | 8-bit<br>unsigned<br>8-bit<br>unsigned<br>Format<br>1-bit | f <sub>elk_rx</sub><br>AGC update<br>rate | 512           |

Signals sampling rates can be changed under software control by adjusting the decimation factor and/or selecting the  $f_{clk_rrx}$  processing clock as real-time sampling clock.

In particular, selecting the  $f_{clk_rx}$  processing clock as real-time sampling clock allows one to have the same time-scale for all signals.

The ComScope user manual is available at www.comblock.com/download/comscope.pdf.



ComScope Window Sample: showing the demodulated OOK symbols (blue dots) and the received signal magnitude (red trace)



Demodulated symbols (blue trace1/signal2) AGC (red trace2/signal2) Start of frame (trigger1)

# Operation

# Continuous Mode

When the modem is configured in continuous mode, payload data is modulated without a frame structure, i.e. without preamble or synchronization sequence.

# Burst Mode

When the modem is configured in burst mode, payload data is encapsulated within fixed-length frames. Each frame starts with a preamble comprising three fields:

- A variable length preamble extension consisting of alternating 0's and 1's. The purpose of this field is to give the receiver AGC enough time to converge. See the preamble extension control register REG18. This preamble extension is used only on the first frame in a superframe.
- A 32-bit synchronization field 0x5A0FBE66. In this field, the bit length is set at 1.5 times the nominal symbol length (to facilitate symbol synchronization at the receiver).
- A 11-bit Barker code 11100010010

The preamble is always OOK modulated. An inverted preamble marks the start of superframe.



The modulator segments the input stream into fixed-length frames. A frame will not be transmitted until at least Npl bits are queued for transmission. The application is responsible for flushing any data in the elastic buffer.

#### **TDMA Network**

This burst modem can be also configured to be a node within a larger multi-node network. A network comprises two types of modems: one acting as network master (base station), the others acting as network remote units. The master unit broadcasts periodic frame synchronization markers. The remote units are configured to transmit data during agreed upon time window.



The remote unit superframe period starts immediately after detecting the inverted preamble. It is therefore slightly delayed with respect to the master superframe period (by the preamble extension + preamble + propagation time + processing time).

#### **Constellation:** Symbol Mapping

The packing of serial data stream into symbols is done with the Most Significant bit first.

#### **OOK**









#### AGC1

The purpose of this AGC is to prevent saturation at the input signal A/D converter(s) while making full use of the A/D converters dynamic range. Therefore, AGC1 reacts to the composite input signal which may comprise not only the useful signal but also adjacent channel interferers and noise. The principle of operations is outlined below:

- (a) Digital input samples are first subsampled according to the user-defined AGC1 response time.
- (b) Near-saturation events are detected from the subsampled digital input samples and the AGC gain is adjusted accordingly.
- (c) A 12-bit D/A converter generates the analog gain control signal RX AGC1 for use by the external variable gain amplifiers. (pin J6/B13 left connector)

- (d) Alternatively, the gain is controlled through the COM-3504 auxiliary 12-bit DAC1.
- (e) The AGC1 loop can be closed or open, with the gain frozen at a user-specified level, by software command.



The user is responsible for selecting a preamble extension length (see control register REG18) long enough to give the receiver AGC enough time to converge at the beginning of a packet. Selecting the AGC response time time (see control register REG39) is a tradeoff between fast convergence and loop stability.

The figure below illustrates the AGC converging during the 010101 preamble extension and being stable during the 32-bit sync word (delineated by the two cursors).

#### Orange trace: received signal Purple trace: receiver gain under AGC control Blue trace: detected start of frame



#### Input Modulated Signal Pre-Processing

Prior to being routed to the demodulator, the input signal is subject to <u>AGC1</u>, variable decimation, and frequency translation to near-zero frequency.

The variable decimation consists of two half-band FIR filters and a Cascaded Integrated Comb (CIC) filter.

#### Output Modulated Signal Post-Processing

Several filters are used to clean the out-of-band output spectrum:

- two 10-taps half-band FIR filters in series
- a CIC interpolation filter. The interpolation factor R is set automatically.

#### **Error Correction**

A low (1.2%) overhead error correction can be applied to the full data stream. It cannot be applied to individual frames. When enabled, this long BCH code (16008,16200,12) corrects 12 bit errors in a 16Kbit frame.

#### USB

The USB port labeled HIGH-SPEED can be used to send and receive high-speed payload data as well as modem monitoring and control information. It is equipped with a mini type AB connector. (G = GND). The COM-1504 acts as a USB device.

The other USB port labeled DEVelopment can be used for modem Monitoring and Control only. It cannot convey payload data.

#### See

http://comblock.com/download/USB20\_UserManual.pdf for details.

#### LAN / TCP-IP

A built-in TCP server can be used to transfer highspeed data over the network. A plug-in 10/100/1000Mbps Ethernet interface (such as the <u>COM-5102</u> or <u>COM-5401</u>) is required to use this feature.

#### Initial Configuration (via USB)

The IP address must first be configured over non-TCP-IP connections such as USB or through other ComBlocks. This network setting is saved in nonvolatile memory (see control registers 41 through 44). The TCP-IP connection can be used once the correct network setting is configured and after a power cycle.

#### TCP-IP

As a Server, the module opens the following sockets in listening mode:

Port 1024: modem data streams Port 1028: monitoring and control port

#### Ping

The module responds to ping requests with size up to 470 bytes. Ping can be used to check the module response over the network. Ping can be used at any time, concurrently with other transmit and receive transactions. For example, on a Windows operating system, open the Command prompt window and type "ping -t -1 470 172.16.1.128" to send pings forever of length 470 bytes to address 172.16.1.128.

#### Concept

The COM-1504 converts a serial data stream into a TCP-IP socket stream. TCP, IP and Network information, and in particular routing information, are not transmitted from one end to the other.

At the receiving end, the network client must first connect to the COM-1504 to receive data.

A key assumption is that the network client is reading as fast as the demodulator(s) can forward demodulated data. If not, an overflow condition will occur and data may be lost.

#### **Format Conversion**

Serial to parallel conversion occurs when converting the demodulated data stream into 8-bit byte over the TCP-IP link. The key rule is that the first received bit is placed at the MSb position in the byte.

# Timing

#### **Clock Architecture**

The symbol rate is derived from an internal 60 MHz clock or an external 10 MHz frequency reference.

#### l/Os

The digital signals on connectors J6 and J9 are LVTTL (0-3.3V) single-ended signals by default.

All I/O signals are synchronous with a reference clock located on pin A1. The general rule is that the output signals are generated at the falling edge of the synchronous clock while the input signals are read at the rising edge of the synchronous clock, as illustrated in the simplified timing diagrams below.

#### Input



# Mechanical Interface



# Schematics

The board schematics are available on-line at <a href="http://comblock.com/download/com">http://comblock.com/download/com</a> 1500schematics.pdf



**COM-1504 Hardware Block Diagram** 

# Pinout

#### USB

The USB port labeled HIGH-SPEED is equipped with a mini type AB connector. (G = GND).



#### Left Connector J6



This interface is compatible with the COM-30xx family of RF receivers.



This interface is compatible with the COM-5102/COM-5401 10/100/1000 Mbps Ethernet PHY

#### **Right Connector J9**



This interface is compatible with the COM-3504 dual Analog<->Digital Conversions.



This interface is compatible with the COM-2001 dual DACs.



This interface is compatible with the COM-4004 DDS modulator.

98-pin to 40-pin adapters to interface with other Comblocks are supplied free of charge. Please let us know about your interface requirements at the time of order.

# I/O Compatibility List

| (Not an exhaustive list)                                |  |  |
|---------------------------------------------------------|--|--|
| Analog / RF front-ends                                  |  |  |
| COM-30xx RF receivers                                   |  |  |
| [using 98-pin – 40 pin adapter COM-9108                 |  |  |
| <u>COM-3504</u> Dual Analog <-> Digital Conversions     |  |  |
| <u>COM-2001</u> digital-to-analog converter (baseband). |  |  |
| COM-4004 70 MHz IF Modulator                            |  |  |
| Digital interface                                       |  |  |
| COM-7002 Turbo code encoder/decoder                     |  |  |
| Host PC via USB 2.0                                     |  |  |
| <u>COM-5102</u> Gigabit Ethernet + HDMI interface       |  |  |
| COM-5401 4-port 10/100/1000 Mbps Ethernet               |  |  |
| Transceivers                                            |  |  |
| <u>COM-1600/1500</u> FPGA + ARM development platforms   |  |  |

# **Configuration Management**

This specification document is consistent with the following software versions:

- COM-1504 FPGA firmware: Version 0 and above.
- ComBlock Control Center graphical user interface: Revision 3.05d and above.

The option and version of the FPGA configuration currently active can be read from the ComBlock Control Center in the configuration panel (advanced).

# Troubleshooting

1. No demodulator lock:

Check the modulated signal for saturation after changing the symbol rate. Saturation in the modulated signal will cause the demodulator to lose lock. Adjust the modulator signal gain accordingly.

#### 2. No demodulator lock:

Check the AGC response with respect to the burst preamble. The burst preamble extension must be long enough for the receiver AGC to converge to a stable stage. Adjust the AGC response time and/or the preamble extension accordingly.

# **ComBlock Ordering Information**

COM-1504 OOK / ASK Modem, 60 Msymbols/s

MSS • 18221-A Flower Hill Way • Gaithersburg, Maryland 20879 • U.S.A. Telephone: (240) 631-1111 Facsimile: (240) 631-1676 E-mail: sales@comblock.com