

# COM-1524 Channel Emulator

# **Key Features**

- Real-time digital channel simulator, featuring multipath fading, white Gaussian noise, frequency translation and long propagation delay (satellite link).
- Multipath fading parameters are either user controlled (via USB) or adjusted dynamically by supplied statistical simulation models:
  - Rician (some line of sight) 0
  - Rayleigh (no line of sight) 0
  - Lognormal shadowing. 0
- Precise additive White Gaussian Noise (AWGN)
- Long programmable delay up to 128 Msamples • (512MB) for satellite link simulation.
- Maximum input sampling rate: 120 Msamples/s, complex, 16-bit precision. Support for complex baseband inputs and IF undersampling.
- Multi-path:
  - o 16 complex baseband paths (one direct, 15 scattered or reflected paths)
  - 0 Each indirect path is modeled as
    - A delay (0 to 511 samples)
    - An initial phase offset
    - A Doppler frequency offset
    - An amplitude scaling coefficient
- **ComScope** –enabled: key internal signals can be captured in real-time and displayed on host computer.
- Connectorized 3"x 3" module. Single 5V supply with reverse voltage and overvoltage protection. 98-pin high-speed PCIe connectors.





COM-1524

MSS • 845 Quince Orchard Boulevard Ste N • Gaithersburg, Maryland 20878-1676 • U.S.A. Telephone: (240) 631-1111 Facsimile: (240) 631-1676 www.ComBlock.com © MSS 2017 Issued 7/28/2017

For the latest data sheet, please refer to the **ComBlock** web site:

www.comblock.com/com1524.html.

These specifications are subject to change without notice.

For an up-to-date list of **ComBlock** modules, please refer to www.comblock.com/product\_list.html

# Typical Configurations



#### Multi-path simulator

The multipath section of the simulator can be operated in either **auto** or **manual** mode.

In auto mode, the multi-path parameters are statistical variables generated automatically (as a one-time or periodic random draws) by the ComBlock Control Center. The random variables are drawn on the basis of usersupplied system-level parameters such as maximum Doppler, delay spread, indirect path mean amplitude, etc.

In manual mode, users can program each path parameter (delay, phase rotation, frequency offset, amplitude scaling coefficient) by running a custom program on the host computer and communicating in real-time over a USB connection. (see the code template in CD-ROM).



# Multi-path simulator



Path 1 is the direct path, and as such represents the reference against which the other paths are described in terms of relative delay and relative frequency offset. The path 1 gain can be set to zero to simulate the absence of line of sight.

# Configuration

Complete assemblies can be monitored and controlled centrally over a single built-in USB, or, when available through adjacent ComBlocks, LAN/TCP-IP, asynchronous serial, or CardBus connection.

The module configuration is stored in non-volatile memory.

# **Configuration (Basic)**

The easiest way to configure the COM-1524 is to use the **ComBlock Control Center** software supplied with the module on CD. In the **ComBlock Control Center** window detect the ComBlock module(s) by clicking the  $\checkmark$  *Detect* button, next click to highlight the COM-1524 module to be configured, next click the Settings button to display the *Settings* window shown below.

| COM1524 Channel emulator Basic Settings               |                                                                 |
|-------------------------------------------------------|-----------------------------------------------------------------|
| Input Conditioning                                    |                                                                 |
| Input bias removal                                    | Input center frequency: 0 Hz                                    |
| Internal AGC Internal AGC                             | Initial AGC gain: 4095 [0-4095]                                 |
| Input sampling rate: 100006950 100006950 Samples/s    | Decimation ratio: 1 [1-16384]                                   |
| Input signal delay: 0 ns                              | Input selection: Left J6 connector, 2*12-bit complex baseband 👻 |
| Short-Term Fading                                     |                                                                 |
| Mode: Auto mode 👻                                     |                                                                 |
| Maximum Doppler frequency: 83 Hz                      | Delay spread: 500 ns                                            |
| Mean path amplitude: 0.067 [0 - 1.0]                  | Direct LOS amplitude: 0 [0-1.0], 0 for Rayleigh fading model    |
| Long-Term Fading                                      |                                                                 |
| LogNormal standard deviation: 6 dB                    | LogNormal distribution time increment: 10 s                     |
| Output Conditioning                                   |                                                                 |
| Noise amplitude: 0.1 [0 - 1.0]                        | Signal-to-Noise density ratio:                                  |
| I/O selection: 16:digital input, 19: digital output 🗸 |                                                                 |
| Apply Ok                                              | Advan Cancel                                                    |

This configuration is for Rayleigh fading, 1 GHz RF frequency, 25m/s speed, delay spread 0.5us (suburban area). LogNormal shadowing enabled, 6 dB attenuation standard deviation, updated once every 10 seconds. SNR = 10 dB within the 100 MHz bandwidth.

Maximum Doppler = 25/3E8\*1GHz = 83 HzMean path amplitude = 1/15 for each of the 15 indirect paths. Total output signal power =  $(15 \text{ paths})*(1/15)^{2*}$ input power Alternatively, users can access the full set of configuration features by specifying 8-bit control registers as listed below. These control registers can be set manually through the ComBlock Control Center "Advanced" configuration or by software using the ComBlock API (see

www.comblock.com/download/M&C\_reference.
pdf)

In the specific case of the COM-1524, each path delay, phase rotation, amplitude scaling coefficient can be controlled dynamically through a user-developed custom application program. A C-language code template is provided to help developers in this task.

All control registers are read/write.

Definitions for the <u>Control registers</u> are provided below.

# **Control Registers**

The module configuration parameters are stored in volatile (SRT command) or nonvolatile memory (SRG command). It is automatically loaded up at power up. All control registers are read/write.

Control registers REG0 through REG39 are fairly static and can thus be stored in nonvolatile memory. The other control registers are dynamic in nature and should be written to volatile memory using the SRT command (because of the limit on Flash memory write cycles).

Undefined control registers or register bits are for backward software compatibility and/or future use. They are ignored in the current firmware version.

| Parameters                                                     | Configuration                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input selection /<br>format, test<br>modes                     | Select the channel<br>simulator input:<br>1 = 2*12-bit baseband<br>complex samples<br>2 = 12-bit real samples<br>on I-channel input. Q-<br>channel input is zeroed.<br>Use in the case of IF<br>input.<br>7 = test mode, fixed<br>input (turns into<br>sinewave after<br>subsequent frequency<br>translation) |
| Bias removal<br>enable                                         | REG0(2:0)<br>The bias removal circuit<br>removes any spurious<br>DC bias that may be<br>introduced by an<br>external A/D convert.<br>Disable this function if<br>the input signal includes<br>a legitimate DC offset.                                                                                         |
|                                                                | 0 = disable<br>1 = enable<br>REG0(7)                                                                                                                                                                                                                                                                          |
| Spectrum<br>inversion after<br>center frequency<br>translation | 0 = no spectrum<br>inversion<br>1 = spectrum inversion<br>New 9/23/13<br>REG0(6)                                                                                                                                                                                                                              |

| Nominal<br>Center<br>frequency<br>(f <sub>c_rx</sub> ) | The digital signal processing<br>is implemented at baseband<br>(near-zero center frequency).<br>Therefore, the input signal<br>must first be translated in<br>frequency.<br>Enter the expected center<br>frequency of the input signal.<br>32-bit integer expressed as<br>$f_{c} rx * 2^{32} / f_{clk} rx$ .             | Input AGC<br>gain            | Gain settings for an internal<br>or external variable gain<br>amplifier. This setting is used<br>when the AGC is disabled. It<br>is also the initial gain value<br>before the AGC takes over.<br>Unsigned 12-bit number.<br>4095 represents the minimum<br>gain, 0 the maximum gain.<br>REG5(7:4): LSB<br>PEG6: MSP |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                        | where $f_{clk_rrx}$ is the input<br>sampling rate.<br>In the case of IF<br>undersampling, the residual<br>intermediate frequency can be<br>removed here. For example,<br>in the case of a 125 MHz IF<br>signal sampled at 100<br>Msamples/s, the 25 MHz<br>residual frequency is removed<br>here by entering 0x40000000. | CIC<br>decimation<br>ratio R | Combined low-pass filter<br>/.decimation. The decimation<br>ratio R is set here.<br>Valid range 1 to 16384. 0 is<br>illegal.<br>Usage: be careful not to<br>decimate too much as the<br>CIC decimation filter is not<br>very sharp and thus can<br>distort the modulation signal.                                   |
| Input AGC                                              | REG1 = bit 7-0 (LSB)<br>REG2 = bit 15 - 8<br>REG3 = bit 23 - 16<br>REG4 = bit 31 - 23 (MSB)<br>0 = internal AGC                                                                                                                                                                                                          |                              | For most applications, select<br>R = 1.<br>REG7: LSB <sup>1</sup><br>REG8(6:0): MSB                                                                                                                                                                                                                                 |
| internal /<br>external                                 | 1 = external AGC<br>When selecting internal AGC<br>mode, the user is responsible<br>for avoiding saturation at or<br>prior to the A/D converter.                                                                                                                                                                         |                              | 1                                                                                                                                                                                                                                                                                                                   |
| Input AGC<br>enabled                                   | REG5(0)Enable or disable the input<br>automatic gain control0 = fixed at a preset level (see<br>below)1 = enabled                                                                                                                                                                                                        |                              |                                                                                                                                                                                                                                                                                                                     |
|                                                        | REG5(1)                                                                                                                                                                                                                                                                                                                  | $^{1}$ LSB = Lea             | ast Significant Byte                                                                                                                                                                                                                                                                                                |

MSB = Most Significant Byte

| DDR2<br>SDRAM                   | The input signal can be                                                                                                                                                                                                                                                                                                                                                                                                                               | Multi-Path                                      | Fading Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| variable                        | delayed through the 512 MB                                                                                                                                                                                                                                                                                                                                                                                                                            | (Auto mod                                       | e)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| AWGN<br>noise<br>amplitude<br>N | DDR2 SDRAM. The<br>maximum delay is 128M<br>complex samples. The delay<br>is expressed as number of<br>complex samples (after<br>decimation by R). It must be<br>an integer multiple of 8<br>complex samples.<br>REG9 LSB<br>REG10<br>REG11<br>REG12(3:0) MSB<br>Unsigned (positive) 16-bit<br>precision amplitude scaling<br>coefficient, expressed as a<br>numerical value in 0.16<br>fractional binary format<br>REG38 = N(7:0)<br>REG39 = N(15:8) | Mode                                            | <ul> <li>1 = clears all paths<br/>parameters such as<br/>amplitude scaling<br/>coefficients, delays, phase<br/>offsets, frequency offsets.</li> <li>Only the direct path<br/>amplitude is left<br/>unchanged.</li> <li>2 = manual mode. User is<br/>responsible for defining the<br/>multi-path parameters.</li> <li>3 = auto mode, single draw:<br/>multi-path random<br/>parameters are generated<br/>automatically for all paths.</li> <li>4 = auto mode. Multi-path<br/>random parameters are<br/>periodically updated<br/>automatically for all paths.<br/>The update rate is<br/>approximately 20ms.</li> </ul> |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Maximum<br>Doppler f <sub>m</sub>               | Maximum Doppler<br>frequency in Hz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                 | REG21 = bits 7 - 0 (LSB)<br>REG22 = bits 15 - 8<br>REG23 = bits 23 - 16<br>(MSB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Delay spread standard deviation $\Delta_{\tau}$ | Expressed in ns.<br>Note that, because of the<br>exponential distribution,<br>the mean equals the<br>standard deviation.<br>REG24 = bits 7 - 0 (LSB)<br>REG25 = bits 15 - 8<br>REG26 = bits 23 - 16                                                                                                                                                                                                                                                                                                                                                                                                                   |

(MSB)

(MSB)

Format 0.16

REG27 = bits 7 - 0 (LSB) REG28 = bits 15 - 8

Multipath amplitude mean.

| Direct Path              | $k_d$ is the direct, line-of-          |                            |                                                                                         |
|--------------------------|----------------------------------------|----------------------------|-----------------------------------------------------------------------------------------|
| (line-of-                | sight, component                       | Multi-Path I               | Fading Configuration                                                                    |
| signi)                   | amplitude. The Rician                  | (Manual mo                 | de)                                                                                     |
|                          | Fading is disabled when k <sub>d</sub> | Because of th              | e dynamic (frequently                                                                   |
|                          | is set to zero.                        | changing) na               | ture of these parameters,                                                               |
|                          | Format 0.16                            | storing value              | s in non-volatile registers is                                                          |
|                          | REG30 = LSB                            | not recomme                | nded. Instead API users                                                                 |
|                          | REG31 = MSB                            | should use th              | e "SRT" Set Register                                                                    |
| LogNormal                | Standard deviation of the              | Temporary co               | ommand.                                                                                 |
| distribution             | received power long-term               | Parameters                 | Configuration                                                                           |
| deviation $\sigma_{I}$   | fluctuation. Expressed in              | Coefficient W <sub>i</sub> | Unsigned (positive) 16-bit                                                              |
|                          | dB. The long-term power                |                            | precision coefficient. 16                                                               |
|                          | attenuation (in dBs) is a              |                            | coefficients are referred to                                                            |
|                          | zero-mean Gaussian                     |                            | by their path index i in the                                                            |
|                          | random variable.                       |                            | range 0 to 15.                                                                          |
|                          | Set to 0 to disable the                |                            |                                                                                         |
|                          | Lognormal shadowing.                   |                            | The amplitude scaling                                                                   |
|                          | Format 8.8. (For example:              |                            | coefficient W are                                                                       |
|                          | 8.5 dB is represented as               |                            | expressed as a numerical                                                                |
|                          | REG34/33 = 0x08 / 0x80                 |                            | value in 0.16 fractional                                                                |
|                          | REG33 LSB                              |                            | binary format (meaning                                                                  |
|                          | REG34 MSB                              |                            | 16 bits following the                                                                   |
| LogNormal                | Independent random values              |                            | decimal point) Near unit                                                                |
| distribution             | for the lognormal                      |                            | gain is OvEFFF                                                                          |
| Time                     | shadowing are computed                 |                            |                                                                                         |
| increment I <sub>L</sub> | once every T seconds The               |                            | $\mathbf{PEC} = \mathbf{W}(7.0)$                                                        |
|                          | actual attenuation is                  |                            | PEC = W(15.9)                                                                           |
|                          | intermediated between two              | Delay D                    | $\frac{\text{REO}_{41+8*i} - \mathbf{w}_i (15.6)}{\text{Delay expressed as number of}}$ |
|                          | random draws                           |                            | input samples.                                                                          |
|                          | DEC26                                  |                            | Valid range $0 - 511$ samples.                                                          |
|                          | KE030                                  |                            | Path index i is in the range 0 to                                                       |
|                          |                                        |                            | 15.                                                                                     |
|                          |                                        |                            | $\text{REG}_{42+8*i} = D_i (7:0)$                                                       |
|                          |                                        |                            | $REG_{43+8*i}(0) = D_i(8)$                                                              |
|                          |                                        | Phase Rotation             | Phase rotation at the start of the                                                      |
|                          |                                        | φι                         | simulation. As this is an initial                                                       |
|                          |                                        |                            | rotation are only enacted upon                                                          |
|                          |                                        |                            | Totation are only chacted upon                                                          |

software reset. Unsigned 12-bit number representing a phase rotation in the range 0

Path index i is in the range 0 to

(inclusive) to 360 degrees (exclusive) by steps of approximately 0.1 deg.

 $\begin{array}{l} REG_{43+8^{*i}} \ (7:4) = \phi i \ (3:0) \\ REG_{44+8^{*i}} \ = \phi i \ (11:4) \end{array}$ 

15.

| Frequency             | Signed 24-bit number.                 |
|-----------------------|---------------------------------------|
| offset f <sub>i</sub> | Computed as f <sub>i</sub> /decimated |
|                       | sampling rate *2 <sup>32</sup>        |
|                       | For example, if the decimated         |
|                       | sampling rate is 120 MHz, the         |
|                       | frequency offset step size is 7.1     |
|                       | Hz.                                   |
|                       | Path index i is in the range 0 to 15. |
|                       | $REG_{45+8*i} = f_i$ (7:0)            |
|                       | $\text{REG}_{46+8*i} = f_i (15:8)$    |
|                       | $\text{REG}_{47+8*i} = f_i (23:16)$   |

# Monitoring

# Status Registers

| Parameters      | Monitoring                 |
|-----------------|----------------------------|
| Hardware self-  | At power-up, the           |
| check           | hardware platform          |
|                 | performs a quick self      |
|                 | check. The result is       |
|                 | stored in status registers |
|                 | SREG0-7                    |
|                 | Properly operating         |
|                 | hardware will result in    |
|                 | the following sequence     |
|                 | being displayed:           |
|                 | SREG0/1/2/3/4/5/6/7 =      |
|                 | 2C F1 95 xx 0F 01 24       |
|                 | 00                         |
| Input sampling  | The input sampling rate    |
| Tate            | is measured and            |
|                 | displayed here. The        |
|                 | frequency measurement      |
|                 | accuracy is a function of  |
|                 | the internal clock         |
|                 | stability.                 |
|                 | The measurement is         |
|                 | expressed in Hz.           |
|                 | SREG8 = bit 7-0 (LSB)      |
|                 | SREG9 = bit 15 – 8         |
|                 | SREG10 = bit 23 – 16       |
|                 | SREG11(2:0) = bit 26 -     |
|                 | 24 (MSB)                   |
| AGC             | SREG12 (LSB)               |
|                 | SREG13(3:0) (MSB)          |
| SNR calibration | on                         |
| Parameters      | Monitoring                 |
| Received signal | Power measurement of       |
| measured power  | the received signal, after |
|                 | the multi-path channel.    |
|                 | Averaged over 1K           |
|                 | samples.                   |
|                 | SREG14(LSB)                |
|                 | SREG15                     |
|                 | SREG16(MSB)                |

| Measured       | Power measurement of                  |
|----------------|---------------------------------------|
| AWGN power     | the AWGN, after                       |
| (Noise         | applying the noise                    |
| input sampling | scaling factor specified              |
| rate after     | in control registers                  |
| decimation)    | REG28/REG29.                          |
| ,              | Averaged over 1K                      |
|                | samples, SREG17(LSB)                  |
|                | SREG18                                |
|                | SREG19(MSB)                           |
| Saturation     | (1) for activities in any 1a          |
| detection      | window at the following test          |
|                | points:                               |
|                | Bit 0: before SDRAM                   |
|                | Bit 1: I-channel after multi-         |
|                | path                                  |
|                | Bit 2: Q-channel after multi-<br>path |
|                | Bit 3: AWGN I-channel                 |
|                | Bit 4: AWGN Q-channel                 |
|                | Bit 5: I-channel S+N                  |
|                | Bit 6: Q-channel S+N                  |
|                | SREG20                                |

Note: reading status register SREG7 latches the other status registers.

# **Digital Test Points**

Test points are provided for easy access by an oscilloscope probe.

| Digital                 | Definition                        |
|-------------------------|-----------------------------------|
| Test                    |                                   |
| Point                   |                                   |
| J9 connector            | Overflow detected while summing   |
| pin A31                 | the multipaths, I-channel         |
| J9 connector            | Overflow detected while summing   |
| pin A32                 | the multipaths, Q-channel         |
| J9 connector<br>pin A33 | Noise overflow detected, I-channe |
| J9 connector            | Noise overflow detected, Q-       |
| pin A34                 | channel                           |
| DONE                    | '1' indicates proper FPGA         |
|                         | configuration.                    |

# ComScope Monitoring

Key internal signals can be captured in realtime and displayed on a host computer using the ComScope feature of the ComBlock Control Center.

Note: ComScope is not available when running a custom fading model on the PC as it would create conflicts on the USB port.

| The COM-1524 signal | traces | and | trigger | are |
|---------------------|--------|-----|---------|-----|
| defined as follows: |        |     |         |     |

| Trace 1<br>signals                                                                          | Format                       | Nominal<br>sampling<br>rate | Buffer<br>length<br>(samples  |
|---------------------------------------------------------------------------------------------|------------------------------|-----------------------------|-------------------------------|
| 1: Input<br>signal I-<br>channel                                                            | 8-bit<br>signed<br>(8MSB/14) | Input<br>sampling<br>rate   | 512                           |
| 2: Input<br>signal (I-<br>channel)<br>after AGC,<br>frequency<br>translation,<br>decimation | 8-bit<br>signed<br>(8MSB/14) | Input<br>sampling<br>rate/R | 512                           |
| 3: Input<br>signal (I-<br>channel)<br>after<br>SDRAM<br>delay                               | 8-bit<br>signed<br>(8MSB/14) | Input<br>sampling<br>rate/R | 512                           |
| 4: I-<br>channel<br>after<br>multi-path<br>fading                                           | 8-bit<br>signed<br>(8MSB/18) | Input<br>sampling<br>rate/R | 512                           |
| Trace 2<br>signals                                                                          | Format                       | Nominal<br>sampling<br>rate | Capture<br>length<br>(samples |
| 1: Input<br>signal Q-<br>channel                                                            | 8-bit<br>signed<br>(8MSB/14) | Input<br>sampling<br>rate   | 512                           |
| 2: Input<br>signal (Q-<br>channel)<br>after AGC,<br>frequency<br>translation,<br>decimation | 8-bit<br>signed<br>(8MSB/14) | Input<br>sampling<br>rate/R | 512                           |
| 3: Input<br>signal (Q-<br>channel)<br>after                                                 | 8-bit<br>signed<br>(8MSB/14) | Input<br>sampling<br>rate/R | 512                           |

| SDRAM<br>delay<br>4: I-<br>channel<br>after<br>multi-path<br>fading | 8-bit<br>signed<br>(8MSB/18) | Input<br>sampling<br>rate/R | 512                            |
|---------------------------------------------------------------------|------------------------------|-----------------------------|--------------------------------|
| Trace 3<br>signals                                                  | Format                       | Nominal<br>sampling<br>rate | Capture<br>length<br>(samples) |
| 1: I-<br>channel                                                    | 8-bit                        | Input                       | 512                            |
| output                                                              | signed (8MSB/18)             | sampling<br>rate/R          |                                |

Signals sampling rates can be changed under software control by adjusting the decimation factor and/or selecting the  $f_{clk}$  processing clock as real-time sampling clock.

In particular, selecting the  $f_{clk}$  processing clock as real-time sampling clock allows one to have the same time-scale for all signals.

The ComScope user manual is available at www.comblock.com/download/comscop <u>e.pdf</u>. ns Hein

|   |   | _ | h      | - | 4.0 | DCR | -       |
|---|---|---|--------|---|-----|-----|---------|
| X | X |   | Che !! | 6 | Ma  |     | <u></u> |

#### OM1524A Channel emulator

COM2001 Digital-to-Analog Converter

COM3010 [925 - 2175 MHz] Receiver



ComScope Window Sample

# **Getting Started**

#### Software / Driver Installation

- Install the ComBlock Control Center software (ComBlock\_Control\_Center\_windo ws\_3\_06c.exe or later) from the CD-ROM onto the host computer.
- 2. Connect a USB cable between the host computer and the COM-1524 module. The cable must be preferrably short (< 3 ft / 1m) and USB 2.0 approved.
- 3. Connect a 5V DC power supply to the ComBlock. Make sure that the hookup wire gauge is large enough not to cause any significant voltage drop between the power supply and the ComBlock s(AWG18 or below is recommended).

The power supply should be rated for at least 2A.

- Turn on the power. The first time a USB ComBlock is connected, the computer will ask the user to install a driver. In summary, point to the driver on the ComBlock CD-ROM in the \Windows Drivers\USB 2.0\Windows Driver folder. A stepby-step description is available on the CD-ROM USB20 UserManual.pdf
- 5. Start the ComBlock Control Center software. Select the communication medium by clicking on the first button from the left and select the USB (the COM-1524 must be powered for the choice to be enabled).
- 6. Verify that the communication between the host and the COM-1524 is established by clicking on the button. A pop-up window will show "Detecting ComBlocks, Found 1 ComBlock so far".



# Verify Input Signal Integrity

It is a good practice in a new setup to verify the integrity of the high-speed digital signals going into and out of the COM-1524.

- 1. Send a known digital input signal to the COM-1524 (for example a sine/cosine).
- 2. Start the ComBlock Control Center.

Detect ( V button)

- 3. Start ComScope by highlighting the COM-1524 in the list and clicking on the ComScope button (6<sup>th</sup> button from the left).
- 4. Select trace 1, signal 1, 8-bit signed, nominal sampling clock, 1:1 no decimation, visible, line plot.



- 5. Select trace 2 signal 1 with the same attributes.
- Click on the "Apply Changes" button, then on the "Re-arm trigger" button, then on the "Force trigger" button. Two traces will be plotted.
- 7. Verify that the sine/cosine traces are smooth without glitches (as illustrated below).



Note: one can also do this test by connecting two COM-1524s back to back with the left-most ComBlock configured in internal tone test mode (see section below).

# Verify Output Signal Integrity

The COM-1524 is designed with a builtin test signal generator to test the output connection.

- Enable the internal test signal generator: click on the settings button and set the input selection to "Test mode: internal tone". Set the tone frequency in the field labeled "Input center frequency".
- 2. A test output signal consisting of a complex tone at full amplitude is generated and sent to the digital output connector J9.
- 3. At the receiving end of the cable, verify the integrity of the sine/cosine waveforms.

### Save / Recover a Configuration

Configurations can be imported and exported into .stn settings file using the ComBlock Control Center File | Import and Export menu.

# Operation

# Sampling Rate

The input signal is not resampled (to avoid unnecessary aliasing) unless the user selects an integer decimation ratio greater than one. As the FPGA processing clock is fixed at 120 MHz, input sampling rate is limited to slightly less than 120 MHz. The output sampling rate equals the decimated input sampling rate.

When input decimation is used, it is preceded by anti-aliasing filters (CIC decimation filter + half-band filter).

# Short-Term Fading

The short-term fluctuation in signal amplitude is due to multipath signals adding coherently in a constructive or destructive way. Even small changes in distance of the order of the wavelength can cause significant changes in amplitude at the receiver.

In essence, the COM-1524 is a real-time implementation of the following general multipath equation:

$$w(t) = \sum_{k=1}^{N} \alpha_k . z(t - \tau_k) . e^{-j2\pi (f_m \cos \psi_k + \varphi_k)t}$$

where

z(t) is the complex transmitted signal, w(t) is the complex received signal, N the number of paths,  $\alpha_k$  the k<sup>th</sup> path amplitude,  $\tau_k$  the k<sup>th</sup> path delay,  $\psi_k$  the angle of incidence of the k<sup>th</sup> received path with respect to the receiver motion,  $\phi_k$  an initial phase condition for the k<sup>th</sup> path,  $f_m$  the maximum Doppler frequency offset. The user-specified parameters are

- (a) The maximum Doppler
  - frequency  $f_m$ , which is related to the transmitted radio frequency  $f_0$ and the speed v of the receiver relative to the transmitter

$$f_m(Hz) = v(m/s) \cdot \frac{f_0(MHz)}{300}$$

- (b) The delay spread Δ<sub>τ</sub>, a function of the environment type: inbuilding, open area, suburban area, urban area, etc.
- (c) The mean path amplitude.

 $\alpha_k$ ,  $\tau_k$ ,  $\psi_k$ ,  $\phi_k$  are random variables. For simplicity, these random variables are modeled as independent.

The delay spread  $\tau_k$  is modeled as an exponential distribution with a probability density function expressed as

$$f(\tau) = \frac{1}{\Delta_{\tau}} \cdot e^{-\tau / \Delta_{\tau}}$$

where

 $\Delta_{\tau}$  is the delay spread standard deviation, as specified by the user. Physically, this distribution expresses the fact that most of the multipath signals are grouped just after the earliest received signal. Signal with large delays are seldom received.

The initial phase condition  $\varphi_k$  is modeled as uniformly distributed over [0,  $2\pi$ [.

The angle of incidence  $\psi_k$  is also modeled as uniformly distributed over  $[0, 2\pi[$ .

The path amplitude  $\alpha_k$  is also modeled as an exponential distribution.

In the case when there exists a line-ofsight component (**Rician Fading**), the path index 0 represents the direct path between transmitter and receiver. The strength of the direct component  $\alpha_0 = k_d$ is user-specified. To disable the LOS path, set  $k_d$  to zero.

When Rician Fading is enabled, the delay  $\tau_0$ , the angle of incidence  $\psi_0$  and the initial phase offset  $\phi_0$  are set to zero.

#### Long-Term Fading (Lognormal Shadowing)

The long-term variation in the mean received signal level is the result of movement over distances large enough to cause gross variations of the overall path between the transmitter and the receiver. For example, the receiver may move in or out of the shadow of surrounding objects like buildings and hills.

When long-term fading is enabled, the COM-1524 attenuates the complex received signal w(t) by L(t). When the attenuation L(t) is expressed on a log scale (in dBs), L(t) is a zero-mean Gaussian random variable with a standard deviation  $\sigma_L$ .

The time dependency of the attenuation L(t) is implemented by periodic independent random draws once ever  $T_L$  seconds. To prevent discontinuities, the attenuation L(t) is subject to a linear interpolation between two successive random draws.

The user-specified parameters are

- (d) The standard deviation  $\sigma_L$  of the power attenuation L (in dBs)
- (e) The time  $T_L$  between two independent random draws of L.

Users can disable the long-term fading by setting the standard deviation  $\sigma_L$  to zero.

#### **Programming Template**

Custom multi-path models can also be developed starting with the C-language templates supplied in the CD-ROM. The Clanguage template allows one to program delay, phase offset, frequency offset and amplitude scaling coefficients for each path. The connection between the host computer and the ComBlock assembly is assumed to be over USB.

#### **AWGN Algorithm**

The Box-Muller algorithm is used to transform a uniformly distributed random variable to a Gaussian-distribution random variable. A description of the algorithm, together with an elegant FPGA implementation method can be found in reference [1].

The MATLAB program below illustrates how the algorithm works:

```
% Box Muller algorithm
verification
nsamples = 1000000;
```

```
% generate two independent
uniform distributed random
variables
x1 = rand(nsamples,1);
```

```
x2 = rand(nsamples,1);
```

```
% transform the
distributions
f = sqrt(-log(x1));
g = sqrt(2.0)*cos(2*pi*x2);
```

```
%gaussian distribution
n = f.*g;
```

```
% plot histogram
hist(n,500)
```

```
% standard deviation is 1.0
std(n)
```

```
% mean is zero
mean(n)
```

 "Efficient FPGA Implementation of Gaussian Noise Generator for Communication Channel Emulation". Jean-Luc Danger, Adel Ghazel, Emmanual Boutillon, Hedi Laamari. 2002. The resulting noise sample distribution is shown below:



*Noise sample histogram (130K samples)* Mean = 0. Standard deviation = 128

The plots below illustrate how accurate the noise generation is, by comparing the erfc function (red) with the AWGN normalized distribution (blue)



Theoretical erfc function (red) vs actual AWGN normalized distribution measurements (blue). Range 0 - 1, 130K samples.

The theoretical curve and the measured statistical distribution of noise samples are nearly superposed.



Theoretical erfc function (red) vs actual AWGN normalized distribution measurements (blue). Range 1-4, 130K samples.

#### SNR Test Setup

In order to accurately set the signal to noise ratio, the following information must be known:

- (a) received signal power S
- (b) scaled noise power N
- (c) received signal bandwidth B<sub>s</sub>

The received signal power S and the scaled noise power N are measured by the COM-1524, using a running average over 1024 complex samples of the squared magnitude.

The received signal power is computed after the signal has been subject to multipath. The noise power is computed after the noise has been scaled by the user-defined scaling coefficients in control registers REG39/38.

The input signal bandwidth B<sub>s</sub> must be known by the user.

The noise signal bandwidth equals the decimated input sampling rate, as all noise samples are statistically independent.

The signal to noise density ratio is  $S/N_0 = (S / N) *$  (input sampling rate /R) It is displayed in the control panel.

The SNR in the modulation bandwidth is  $S/N = S/N_0 * B_s$ 

# Computation Overflow Detection

The COM-1524 module is intended to simulate linear channels. To maintain the linearity, it is essential to avoid any computation overflow condition which can occur in fixed-length digital signal processing. For most configurations and externally-supplied input signals, the COM-1524 ComBlock maintains the signal linearity throughout. In the rare cases when linearity cannot be preserved, the user should be made aware of it. For this reason, the COM-1524 includes several test points allowing the user to check linear operations.

To minimize the negative effects of overflow, overflow signals are clamped to the maximum (positive or negative) value. Overflow never causes a change in the signal sign.

# Fractional Representation

Throughout this document, key signals are described in fractional binary format denoted by x.y. The total number of bits is x+y. The number of bits representing the numerical value below the decimal point is y. x denotes the number of bits representing the numerical value above the decimal point, including one bit for the sign in the case of signed values.

Examples:

| Enumpresi |                       |            |  |
|-----------|-----------------------|------------|--|
| Format    | Fractional            | Decimal    |  |
|           | representation        | Equivalent |  |
| 1.17      | 0.100000000000000000  | 0.5        |  |
| signed    |                       |            |  |
| 1.17      | 1.1000000000000000000 | -0.5       |  |
| signed    |                       |            |  |

# Options

Several interface types are supported through multiple firmware options. All firmware versions can be downloaded from <u>www.comblock.com/download</u>.

Changing the firmware option requires loading the firmware once using the ComBlock control center, then switching between the stored firmware versions The selected firmware option is automatically reloaded at power up or upon software command within 1.2 seconds

| Option | Definition                                                                                                                                           |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| -A     | Input on left (J6) connector.<br>(compatible with COM-30xx<br>receivers)<br>Output on right (J9) connector<br>(compatible with COM-2001 dual<br>DAC) |
| -В     | Input/output on right (J9)<br>connector. (compatible with COM-<br>3504 dual Analog<->Digital<br>conversion.                                          |
| -D     | Input/output on left (J6) connector.<br>Typically used to test a modem<br>under real-time simulated channel<br>conditions.                           |

#### Recovery

This module is protected against corruption by an invalid FPGA configuration file (during firmware upgrade for example) or an invalid user configuration. To recover from such occurrence, connect a jumper in JP1 position 2-3 prior and during power-up. This prevents the FPGA configuration and restore communication. Once this is done, the user can safely re-load a valid FPGA configuration file into flash memory using the ComBlock Control Center.

# Electrical Interface

| Digital Input   | Definition                  |
|-----------------|-----------------------------|
| (J6)            |                             |
| Option -A       |                             |
| DATA_I_IN[11:0] | Input signal, real and      |
| DATA_Q_IN[11:0] | imaginary axes. 12-bit      |
|                 | precision. Unsigned         |
|                 | format. Unused LSBs are     |
|                 | pulled low.                 |
| SAMPLE_CLK_IN   | Enable signal. Can be       |
|                 | continuously high (in       |
|                 | which case all input        |
|                 | samples are valid) or       |
|                 | CLK IN-wide pulse. Read     |
|                 | the input signal at the     |
|                 | rising edge of CLK IN       |
|                 | when SAMPLE CLK IN          |
|                 | = '1'.                      |
|                 | Signal is pulled-up.        |
| CLK_IN          | Input reference clock for   |
|                 | synchronous I/O.            |
|                 | RX DATA x IN and            |
|                 | RX SAMPLE CLK IN            |
|                 | are read at the rising edge |
|                 | of CLK IN. Maximum          |
|                 | 105 MHz.                    |
| AGC_OUT         | Output. When this           |
|                 | demodulator is connected    |
|                 | directly to an external     |
|                 | receiver (COM-300x), it a   |
|                 | 0 - 3.3V signal to control  |
|                 | the gain prior to A/D       |
|                 | conversion. The purpose is  |
|                 | to use the maximum          |
|                 | dynamic range while         |
|                 | preventing saturation at    |
|                 | the A/D converter.          |
|                 | 0 is the maximum gain,      |
|                 | +3.3V is the minimum        |
|                 | gain.                       |
| Digital Output  | Definition                  |
| (J5)            |                             |
| DATA_OUT[7:0]   |                             |
| CLK_OUT         |                             |
| SAMPLE CLK OUT  |                             |

| Monitoring<br>& Control | Definition                                                                                                                                                                                   |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB 2.0                 | Type B receptacle. This interface is<br>used only for monitoring and control.<br>Use USB 2.0 approved cable for<br>connection to a host computer.<br>Maximum recommended cable length<br>3'. |
| Power<br>Interface      | 4.75 – 5.25VDC. Terminal block. The maximum current consumption is 800mA.                                                                                                                    |

Use of the COM-1524 requires an oversized power supply capable of supplying a <u>peak</u> current of 2A for a very short period (5ms). Hook-up cable should be 18AWG or thicker to minimize voltage drop between power supply and terminal block.

#### **Absolute Maximum Ratings**

| Supply voltage          | -0.5V min, +6V   |
|-------------------------|------------------|
|                         | max              |
| 40-pin connector inputs | -0.5V min, +3.6V |
| (LVTTL)                 | max              |
| 40-pin connector inputs | -0.5V min, +2.8V |
| (LVDS)                  | max              |

**Important: Inputs are NOT 5V tolerant!** 

### *Timing* LVTTL Synchronous Serial Input



#### LVTTL Synchronous Serial Output



# Mechanical Interface



# Schematics

The board schematics are available on-line at

http://comblock.com/download/com\_150 0schematics.pdf

# Pinout

#### USB

Both USB ports are equipped with mini type AB connectors. (G = GND). In both cases,

the COM-1524 acts as a USB device.



#### Left Connector J6









Firmware Option **-C**. This interface is compatible with the COM-2802 DAC module (1 complex channel only).

#### **Configuration Management**

This specification is to be used in conjunction with VHDL software revision 1.

The VHDL code was developed using Xilinx ISE 14.4

### **Compatibility List**

(Not an exhaustive list)

| Left connector (J6)                     |
|-----------------------------------------|
| COM-1500 FPGA + ARM development         |
| platforms                               |
| <u>COM-1800</u> FPGA (XC7A100T) +       |
| ARM + DDR3 SODIMM socket + GbE          |
| DEVELOPMENT PLATFORM <sup>2</sup>       |
| –A firmware                             |
| COM-30xx RF/IF/Baseband receivers for   |
| frequencies ranging from 0 to 3 GHz.    |
| –D firmware                             |
| Modem under test.                       |
| Right connector (J9)                    |
| –A firmware                             |
| COM-2001 digital-to-analog converter    |
| (baseband).                             |
| –B firmware                             |
| <u>COM-3504</u> Dual Analog <-> Digital |
| Conversions                             |
| –D firmware                             |

#### ComBlock Ordering Information

COM-1524 Channel Emulator

ECCN 5B001.a

MSS • 845-N Quince Orchard Boulevard• Gaithersburg, Maryland 20878-1676 • U.S.A. Telephone: (240) 631-1111 Facsimile: (240) 631-1676 E-mail: sales@comblock.com

<sup>&</sup>lt;sup>2</sup> 98-pin to 40-pin adapters to interface with other Comblocks are supplied free of charge. Please let us know about your interface requirements at the time of order.